전기전자기초실험 Chapter 11 FSM(Finite State Machine) Design Pre-report
- 최초 등록일
- 2011.12.18
- 최종 저작일
- 2011.10
- 9페이지/ 한컴오피스
- 가격 1,500원
소개글
2011년 2학기 전기전자기초실험 보고서입니다. 전부 다 영어로 작성되어 있으며, 예비보고서의 경우 주석 충분히 달려 있습니다. 베끼지 않고 작성하여, 이 자료를 쓰셔도 Cheating의 염려가 없습니다. 코딩은 직접 작성하였으며, 전부 주석이 달려 있습니다. 코딩 동작 확인하였습니다.
목차
없음
본문내용
·FSM Design Experiment
Finite State Machine(FSM)
FSM is a kind of logic circuit that has finite states. This machine has some states and it can be changed of remained by input signals. Also, output signals are made by input signals by each state differently.[1] It has two kind of state graphs which is similar to flow chart, Mealy state graph and Moore state graph. This two kind of graphs are different in getting output signals, so the expression of graphs is different. In Mealy state graph, output signals depend on current states and input signals, so each state is written in state symbol and each input and output value are written on directional arrow. In Moore state graph, output signals depend on only on current state, so each state and output value are written in state symbol and each input value is written on directional arrow.[2]
① Realize the FSM in Figure 11-3 in its Behavioral model using verilog HDL.
참고 자료
Charles H. Roth, Jr. (2006). Derivation of State Graphs and Tables, Unit 12, page 393-397
FSM[Online]. Available: http://en.wikipedia.org/wiki/Finite_state_machine